Monolithic Power Systems, Inc. (MPS) is one of the fastest growing companies in the Semiconductor industry. We are worldwide technical leaders in Integrated Power Semiconductors and Systems Power delivery architectures. At MPS, we cultivate creativity, are passionate about sustainability, and are committed to providing leading-edge products and innovation to our customers. Our portfolio of technology helps power our world --- come join our team and see how YOU can make a difference.
Job Description
MPS is looking for a Digital Verification Engineer to join the Automotive BMS Product Line, focused on solving customers’ challenges in Electric Vehicles (EVs).
In this position, you will develop the Digital Verification framework and infrastructure of complex digital and mixed-signal ICs utilizing leading edge technologies with industry standard ASIC tools.
Responsibilities
1. UVM and System Verilog based digital verification environment definition and development
2. Verification IP (VIP) standardization, definition, development and documentation
3. Integrate VIPs into the digital verification environment
4. Development of test plans to fully verify all digital requirements in project specification
5. Development of coverage metrics and testcases to fully cover all test plan items
6. Digital verification scripting and automation
7. Regression infrastructure definition, development and management
8. Close interaction with Senior Digital and Analog Designers to develop VIP models and test cases
9. Lead and supervise digital verification tasks of multiple projects
10. Analyze and debug test results, code coverage and functional coverage
11. Digital verification estimation, planning and scheduling to meet tape-out dates
Qualifications
12. Requires BSEE/MSEE or Equivalent with emphasis in digital design/VLSI coursework
13. 5+ years of experience in both RTL and gate-level verification
14. Proficient in digital verification industry languages (UVM, System Verilog) and standards
15. Proficient level in DV skills: constraint randomization, SV assertions, coverage metrics, analog and digital DV modeling, DV test plans, and regression analysis
16. Skilled with scripting languages such as C shell, Bash, TCL, Python or Perl
17. Strong knowledge in verification of low power and multiple power domain designs
18. Experience with digital design, including RTL coding in System Verilog, digital synthesis, timing closure and power estimation
19. Good written/verbal communication skills and strong teamwork/collaboration
20. Self-motivated with attention to detail
21. Strong analytical and problem-solving skills with ability to think outside the box
22. Knowledge/Experience in the following areas is a plus:Embedded designs and/or firmware developmentKnowledge of functional safety requirements for automotive parts (ASIL)Experience with Formal Verification tools such as Synopsys VC Formal or Cadence Jasper Gold
Location
23. Germany – Munich, Ottobrunn
24. Spain – Barcelona
25. Portugal – Lisbon / Porto
26. Netherlands – Enschede / Nijmegen
27. Phoenix, AZ